



# Round Table "from fundamental research to industry opportunities"

Nicolas Vaissiere (3-5 Lab) – Fabien Deprat (STMicro) – Clement Merckling (imec)

June 26<sup>th</sup>, 2025

# Introduction



### **About myself**

#### PhD (2011-2014)

■ @CEA Saclay/ENS Cachan → Heteroepitaxy of diamond on iridium for X-ray detector

#### Post-doc (2014-2017)

- @Gemac Versailles/CNRS → p-type doping during diamond growth by MOCVD for transistors
- @LPCIM Palaiseau/Ecole Polytechnique  $\rightarrow$  Silicon on III-V at low temperature by PECVD for solar cells

#### Since 2017

- @Nokia/III-V Lab → MOCVD epitaxy researcher
- Development of advanced III-V structures for telecoms (lasers, modulators, amplifiers...)



# Personnal presentation

#### An unexpected journey

- Engineering school on Electronics, Programming and Physics
- PhD : CEA Leti on 3D sequential integration (monolithic 3D)

• Since 2017 : Epitaxy Process Development at STMicroelectronics, Crolles 300 mm Fab



#### Group IV epitaxy (Si, SiGe and As, P and B)

RP-CVD of ATMO-CVD Temperature range : 550 °C to 1130 °C RP-CVD : 5 Torr to 600 Torr

Team : 7 permanents, 3 PhD students and 2 Master2 students



# Clement MERCKLING

Curriculum Vitae



- MSc's in Microelectronic ISEN Toulon & Lille (1999 2004)
- MSc's in Materials Science University of Lille (2003 2004)



- PhD in Materials Science Ecole Centrale de Lyon (2004 2007) Indiana
- ເຫາຍດ
- Postdoc (2007 2008)
  - CNRS entrance exam (2008)
- Researcher (2008 2011)
- Senior Researcher (2011 2013)
- Principal Member of Technical Staff (2013 2024)
  - ERC Consolidator Grant (2019)
- Scientific Director (from 2024)



Part-time (10%) Associate Professor in Material Engineering (from 2021)



La iemn

# A PhD... why ?

# Doctor of Philosophy (PhD)

• A Doctor of Philosophy (PhD) is the highest academic degree awarded by universities in most countries

"The doctoral degree originated in the 9<sup>th</sup> century schools of the Muslim world in the professions of law, medicine and theology"



# Education & innovation

• Education is key to economic



• Less than 2% of the population holds a PhD



# Education & innovation

 Some of the greatest inventions and most novel ideas come from students, professors and researchers



Facebook's founder and CEO Mark Zuckerberg launched the site as a 19 year old sophomore at Harvard in 2004.



Google was founded in 1998 by Larry Page and Sergey Brin while Ph.D students at Stanford University, CA

# "Innovation distinguishes between a leader and a follower."

**Steve Jobs** 



# The reality ...



# Plenty of opportunities... R&D Center

Imec, LETI, Fraunhofer, ...



**Industry** IDM, Foundries, supplier,



Academia Universities, CNRS, ...

# Plenty of opportunities... R&D Center

Imec, LETI, Fraunhofer, ...



# Pros & Cons ?

#### **Industry** IDM, Foundries, supplier,



# More concretely ...



### **III-V Lab – Economic Interest Grouping**

#### A private research lab between Thales, Nokia & CEA/Leti

- 120 research staff 20 PhD students
- 2000 m<sup>2</sup> of clean rooms (Epitaxy/Processing/Testing)





#### Sales & services

- R&D services
- Technology transfer
- Sale of devices and wafers
- Spin-offs

#### Applications:

Nokia: Optical and wireless networks and communications technologies

TRL 3

Snin in

leti

cea

III-V lab

TRL 5

Products in / ou

Market

Market

New revenues

Thales: Defence, security, space, aerospace and transportation

**VUVID** 

CEA/Leti: Exploitation for high volume applications





- 9 reactors 2 technologies
  - MBE GSMBE from RIBER
  - MOCVD (horizontal & vertical) from AIXTRON

#### Capacities

- For R&D towards small scale production of III-N; III-As/P; III-Sb
- Wafer capacity examples: 6x2", 7x3", 5x100mm; 150mm; 200mm

# **Our epitaxial platform**







#### VA 16 VIA XYGÊN 14 28.086 15 30.974 16 32.065 S SOUFRE 31 69.723 32 72.64 33 74.922 34 78.9 Se Zn Ga Ge As SÉLÉNIU 48 112.41 49 114.82 50 118.71 51 121.76 52 127.60 Sn Sb Te Cd In

- 9 reactors 2 technologies
  - MBE GSMBE from RIBER
  - MOCVD (horizontal & vertical) from AIXTRON

#### Capacities

For R&D towards small scale production of III-N; III-As/P; III-Sb

**VUVI** 

Wafer capacity examples: 6x2", 7x3", 5x100mm; 150mm; 200mm

# **Our epitaxial platform**



#### Focus on InP regrowth by MOCVD for Photonic Integrated Circuits

Non-conform

Nominal



Selective area / Butt-Joint /

Jum

Lateral

leti

cea



Need of in-situ characterization





### 9 reactors – 2 technologies

- MBE GSMBE from RIBER
- MOCVD (horizontal & vertical) from AIXTRON

#### **Capacities**

For R&D towards small scale production of III-N; III-As/P; III-Sb

**VUVID** 

Wafer capacity examples: 6x2", 7x3", 5x100mm; 150mm; 200mm

#### Focus on InP regrowth by MOCVD for Photonics Integrated Circuits

Zn

Cd

Non-conform

Nominal



Selective area / Butt-Joint /



Lateral

leti

cea

14 28.086 15 30.974

As

Sb

31 69.723 32 72.64 33 74.922

48 112.41 49 114.82 50 118.71 51 121.76 52 127.60 Sn

Ga

In

Ge

16 32,065 S

SOUFRE

34 78.9

Se

SELENIUM

Te

**Regrowth on InPoSi** 



Need of in-situ characterization

Challenging maintenance

# **Our epitaxial platform**

Copyright © 2025 III-V Lab. All rights reserved



III-P

### **Opportunities in epitaxy**



Copyright © 2025 III-V Lab. All rights reserved

# **STMicroelectronics - Short presentation**

- STMicroelectronics is an Integrated Device Manufacturer
  - Design, manufacture and sell integrated circuits









# The key technologies developed at ST's Crolles site





# Where we find chips made in Crolles

#### In industry

- Robots
- Automation
- · Asset tracking
- Metering
- Professional tools
- Agriculture

#### In cities

- Environmental sensors
- Smart building & security
- Transportation infrastructure and electric vehicles
- Smart lights
- Smart grid
- Structural health monitoring





#### In homes

- Smart lights
- Heat pumps
- Automation
- Solar panels
- Home appliances
- Metering



#### In cars

- Battery management
- Suspension, traction and transmission
- ADAS
- Telematics, audio and navigation
- Drowsiness detection
- Control units for airbags, windows, mirrors and seats



# Where we find chips made in Crolles

#### In smartphones

- Cameras
- Displays
- Face recognition and security
- Wireless connectivity
- User interface and sensors
- Energy management & chargers
- Headphones

#### In healthcare

- Medical imaging
- ECG
- Ultrasound
- Biometric analysis
- Teleassistance
- Prosthesis
- Insulin pumps & glucometers





#### In computers

- Cameras and user interfaces
- Secure processing
- Sensors
- Signal conditioning and USB
- Power management
- Chargers

#### In space

- Satellites
- Probes
- Instruments



Justine Lespiaux – CEA Léti

# **Previous PhD**

• Fill deep trench with Si:P epitaxy



Si:P growth







Jérémy Vives – SIMAP

# **Previous PhD**

#### • HBT : Reduce boron diffusion by addition of C into SiGe





The addition of carbon reduces the diffusion coefficient by ~3

# PhD in progress

- Heterojunction Bipolar Transistors :
  - Integration of high carbon concentration SiGeC thin film on patterned wafers SIMAP





Deposition etch



- Development of non selective SiC:B epitaxy IM2NP
- Low temperature epitaxy (< 600 °C)
  - Interface between amorphous and monocrystalline Si IM2NP



#### Top view SEM





# A day in the office, as it usually goes

#### Full of unexpected events: be prepared for anything



- Operational task → process the Si substrate for other people or teams
- Solving Crisis  $\rightarrow$  meet the project deadline
- Student management
- Epitaxy process for the company : ensure project progress
- Epitaxy for myself : Advance development without associated project

# Epitaxy @ center of novel technologies





### Advanced CMOS SiGe

- The forksheet device has recently been proposed as the most promising device architecture to extend the GAA nanosheet device generation with additional scaling and performance beyond 2nm technology node.
- Unlike nanosheet devices, the sheets are now controlled by a tri-gate forked structure – realized by introducing a *dielectric wall* in between the p- and nMOS devices before gate patterning. This wall physically isolates the p-gate trench from the n-gate trench, allowing a much tighter n-to-p spacing than what is possible with either FinFET or nanosheet devices.





<u>https://www.imec-int.com/en/press/imec-reports-first-electrical-demonstration-integrated-forksheet-devices-extend-nanosheets</u>

# Quantum technologies

Si, SiGe, Ge QD spin qubits

- The long-term vision for quantum computing is the ability to leverage millions of noise-free qubits to address selected problems that are hard to solve with classical computers.
- Application fields that may benefit from this technology include materials synthesis, pharmaceutical drug development, and cybersecurity, to name a few. Various quantum computing platforms with diverse types of qubits are under investigation, and worldwide efforts are ongoing to scale up from hundreds to millions of qubits.
- Having different levels of maturity, each platform has its own needs for scaling up. Common challenges include well-controlled qubit integration in large-size wafer facilities and the need for electronics to interface with the growing number of qubits.







https://www.imec-int.com/en/articles/progress-upscaling-si-spin-andsuperconducting-based-quantum-technologies

### Power electronic GaN

- Wide-bandgap materials gallium-nitride (GaN) and silicon-carbide (SiC) have proved their value as nextgeneration semiconductors for power-demanding applications.
- SiC-based technology is the most mature, but it is also more expensive. Over the years tremendous progress has been made with GaN-based technology grown on for example 200mm Si wafers.
- However, achieving operating voltages higher than 650V has been challenged by the difficulty of growing thickenough GaN buffer layers on 200mm wafers.
- The manufacturability of 1200V-qualified buffer layers opens doors to highest voltage GaN-based power applications such as electric cars, previously only feasible with silicon-carbide (SiC)-based technology.



https://www.imec-int.com/en/press/imec-and-aixtron-demonstrate-200-mm-gan-epitaxy-aix-g5-c-1200v-applications-breakdown-excess





### Beyond 5G RF Front-End Modules III-V's

- To enable the next-generation RF front-end modules beyond 5G, imec explores CMOS-compatible III-V-on-Si technology
- Functional GaAs/InGaP HBT devices grown on 300mm Si have been demonstrated as a first step towards the enablement of InP-based devices.
- A low defect density device stack with below 3x10<sup>6</sup> cm<sup>-2</sup> threading dislocation density was obtained by using III-V nano-ridge engineering (NRE) process.
- The devices perform considerably better than reference devices, with GaAs fabricated on Si substrates with strain relaxed buffer (SRB) layers.



<u>https://www.imec-int.com/en/articles/imec-demonstrates-scalable-</u> iii-v-and-iii-n-devices-on-si-targeting-beyond-5g-rf-front-end-modules







### Beyond CMOS 2D materials

- MoS<sub>2</sub> is a 2D material, meaning that it can be grown in stable form with nearly **atomic thickness** and atomic precision.
- Imec synthesized the material down to monolayer (0.6nm thickness) and fabricated devices with scaled contact and channel length, as small as 13nm and 30nm respectively.
- These very scaled dimensions, combined with scaled high-k oxide gate thickness, have enabled the demonstration of some of the best device performances so far.

<u>https://www.imec-int.com/en/articles/imec-shows-excellent-performance-in-ultra-scaled-fets-with-2d-material-channel</u>







# Photonic & quantum

- Metal-oxides open new and unique functionalities
- Complex (perovskite) heterostructure with coherent interfaces for exploratory devices (logic, memory, quantum, photonic ...)





# Thank you, more questions ???